Please use this identifier to cite or link to this item:
http://idr.nitk.ac.in/jspui/handle/123456789/7509
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Reddy, N.S. | |
dc.contributor.author | Jagadish, D.N. | |
dc.contributor.author | Bhat, M.S. | |
dc.date.accessioned | 2020-03-30T09:59:17Z | - |
dc.date.available | 2020-03-30T09:59:17Z | - |
dc.date.issued | 2016 | |
dc.identifier.citation | 2016 IEEE International Conference on Distributed Computing, VLSI, Electrical Circuits and Robotics, DISCOVER 2016 - Proceedings, 2016, Vol., , pp.148-152 | en_US |
dc.identifier.uri | http://idr.nitk.ac.in/jspui/handle/123456789/7509 | - |
dc.description.abstract | A novel low energy and area efficient Dual-Channel Successive Approximation Register (SAR) Analog to Digital Converter (ADC) is presented. To achieve area efficiency, a common Capacitor Array (CA) technique is proposed wherein we use only N+1 CAs instead of 2N for N-channels in a differential architecture. In the present design we use three CAs instead of four for two channels. This reduction in CA count not only reduces the capacitance area but also the total energy required to charge and discharge the CAs. A 7-bit dual channel SAR ADC using the proposed technique is implemented in UMC 0.18?m CMOS technology. At a sampling rate of 4 MS/s and a supply voltage of 1.8 V, each channel consumes 43.85 ?W and exhibits a FOM of 101.14 fJ/conversion step. � 2016 IEEE. | en_US |
dc.title | A low-energy area-efficient dual channel SAR ADC using common capacitor array technique | en_US |
dc.type | Book chapter | en_US |
Appears in Collections: | 2. Conference Papers |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.